Digital Logic Design:

Lecture 15

The Edge-Triggered J-K Flip-Flop:

The functioning of the J-K flip-flop is identical to that of the S-R flip-flop in the SET, RESET and No change conditions of operation. The difference is that the J-K flip-flop has no invalid states as does the S-R flip-flop.



Fig : Lagie diagram for a positive edge triggered

J-K flip-flop

| Inputs |   |     | 1 Ou | lputs | Comments   |  |
|--------|---|-----|------|-------|------------|--|
| J      | K | Clk | Q    | Q     | Commission |  |
| 0      | 0 | 1   | Q.   | Q.    | No change  |  |
| 0      | 1 | 1   | 0    | 1     | RESET      |  |
| ı      | 0 | 1   | 1    | 0     | SET        |  |
| 1      | 1 | 1   | Q.   | Qo    | Toggle     |  |
|        |   |     |      |       |            |  |

Determine Q output if the J-K flip-flop is initially RESET





T flip-flop:

A J-K flip-flop connected for toggle operation is sometimes called a T flip-flop.



| Inputs |     | . Outp | uts      |             |  |
|--------|-----|--------|----------|-------------|--|
| Т      | Clk | Q      | <u>a</u> | Comments    |  |
| 0      | 4   | Q.     | Q.       | No Change   |  |
| 1      | Î   | Q,     | Q.       | Toggle mode |  |
|        |     |        |          |             |  |

The Edge-Triggered D Flip-Flop:



Fig: A positive edge triggered D flip-flop formed with an S-R flip-flop and an inverter

Truth table for positive edge triggered D slip-flop

|          | nts | Out | Inputs |   |
|----------|-----|-----|--------|---|
| Comments | ā.  | Q   | Clk.   | D |
| SET      | 0   | 1   | 4      | 1 |
| RESET    | ı   | 0   | †      | 0 |
|          |     |     |        |   |

The D flip-flop is used to store a single data bit, positive edge triggered flip-flop stores data at the

leading edge of the clock.

Determine a if the D flip-flop is initially RESET





Fig: Logic symbol for a J-K flip-flop with active Low preset and clear inputs.





Fig : Logie diagram for a master slave J-K flip-flop

| Truth | table  |     |      |     |           |
|-------|--------|-----|------|-----|-----------|
|       | Inputs |     | Outp | uts |           |
|       | K      | cek | Q    | ā   | Comments  |
| 0     | 0      | 工   | Qo   | Qo  | No Change |
| 0     | 1      | JL  | 0    | 1   | RESET     |
| 1     | 0      | Л   | ı    | ٥   | 3ET       |
|       | 1 1    | Л   | Qo   | Q٥  | Toggle    |



a) Data transferred to the output at the negative edge of the clock pulse

b) Data transferred to the output at the positive edge of the eloe pulse

Fig: Pulse triggered / Mosters Slave Slip-flop



Determine Q if the Slip-flop is initially RESET

D type Edge triggered slip-flop without pulse transition detector



Fig: D type positive edge-triggered flip-flop.

Touth table of 3R latch

3 R Q

0 1 1

1 0 0

1 Ne

| CP  | D   | 3  | R |   | 61 | 674 |
|-----|-----|----|---|---|----|-----|
| 10  | 0   | ١  | ı |   | 0  | 1   |
|     | 0-1 | 1  |   | 0 | -0 | 1   |
| · 0 | 1   |    | 1 | 1 | 1  | 0   |
| 61  | 1-  | 70 | 0 | ι | 1  | 0-1 |